并串转换器:将并行输入的信号以串行方式输出

源代码在线查看: div.rpt

软件大小: 126 K
上传用户: haowfei
关键词: 转换器 并行 信号 串行方式
下载地址: 免注册下载 普通下载 VIP

相关代码

				Project Information                                             d:\p2s\div.rpt
				
				MAX+plus II Compiler Report File
				Version 10.0 9/14/2000
				Compiled: 04/04/2006 20:14:32
				
				Copyright (C) 1988-2000 Altera Corporation
				Any megafunction design, and related net list (encrypted or decrypted),
				support information, device programming or simulation file, and any other
				associated documentation or information provided by Altera or a partner
				under Altera's Megafunction Partnership Program may be used only to
				program PLD devices (but not masked PLD devices) from Altera.  Any other
				use of such megafunction design, net list, support information, device
				programming or simulation file, or any other related documentation or
				information is prohibited for any other purpose, including, but not
				limited to modification, reverse engineering, de-compiling, or use with
				any other silicon devices, unless such use is explicitly licensed under
				a separate agreement with Altera or a megafunction partner.  Title to
				the intellectual property, including patents, copyrights, trademarks,
				trade secrets, or maskworks, embodied in any such megafunction design,
				net list, support information, device programming or simulation file, or
				any other related documentation or information provided by Altera or a
				megafunction partner, remains with Altera, the megafunction partner, or
				their respective licensors.  No other licenses, including any licenses
				needed under any third party's intellectual property, are provided herein.
				
				
				
				***** Project compilation was successful
				
				
				DIV
				
				
				** DEVICE SUMMARY **
				
				Chip/                     Input   Output   Bidir         Shareable
				POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized
				
				div       EPM7032SLC44-5   1        3        0      3       0           9  %
				
				User Pins:                 1        3        0  
				
				
				
				Project Information                                             d:\p2s\div.rpt
				
				** AUTO GLOBAL SIGNALS **
				
				
				
				INFO: Signal 'clk_input' chosen for auto global Clock
				
				
				Project Information                                             d:\p2s\div.rpt
				
				** FILE HIERARCHY **
				
				
				
				|lpm_add_sub:33|
				|lpm_add_sub:33|addcore:adder|
				|lpm_add_sub:33|addcore:adder|addcore:adder0|
				|lpm_add_sub:33|altshift:result_ext_latency_ffs|
				|lpm_add_sub:33|altshift:carry_ext_latency_ffs|
				|lpm_add_sub:33|altshift:oflow_ext_latency_ffs|
				
				
				Device-Specific Information:                                    d:\p2s\div.rpt
				div
				
				***** Logic for device 'div' compiled without errors.
				
				
				
				
				Device: EPM7032SLC44-5
				
				Device Options:
				    Turbo Bit                                    = ON
				    Security Bit                                 = OFF
				    Enable JTAG Support                        = ON
				    User Code                                  = ffff
				
				                                    c           
				               R  R  R              l           
				               E  E  E              k           
				               S  S  S              _           
				               E  E  E              i     c  c  
				               R  R  R              n     l  l  
				               V  V  V  V  G  G  G  p  G  k  k  
				               E  E  E  C  N  N  N  u  N  _  _  
				               D  D  D  C  D  D  D  t  D  4  2  
				             -----------------------------------_ 
				           /   6  5  4  3  2  1 44 43 42 41 40   | 
				     #TDI |  7                                39 | clk_8 
				 RESERVED |  8                                38 | #TDO 
				 RESERVED |  9                                37 | RESERVED 
				      GND | 10                                36 | RESERVED 
				 RESERVED | 11                                35 | VCC 
				 RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
				     #TMS | 13                                33 | RESERVED 
				 RESERVED | 14                                32 | #TCK 
				      VCC | 15                                31 | RESERVED 
				 RESERVED | 16                                30 | GND 
				 RESERVED | 17                                29 | RESERVED 
				          |_  18 19 20 21 22 23 24 25 26 27 28  _| 
				            ------------------------------------ 
				               R  R  R  R  G  V  R  R  R  R  R  
				               E  E  E  E  N  C  E  E  E  E  E  
				               S  S  S  S  D  C  S  S  S  S  S  
				               E  E  E  E        E  E  E  E  E  
				               R  R  R  R        R  R  R  R  R  
				               V  V  V  V        V  V  V  V  V  
				               E  E  E  E        E  E  E  E  E  
				               D  D  D  D        D  D  D  D  D  
				                                                
				
				
				N.C. = No Connect. This pin has no internal connection to the device.
				VCC = Dedicated power pin, which MUST be connected to VCC.
				GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
				RESERVED = Unused I/O pin, which MUST be left unconnected.
				
				^ = Dedicated configuration pin.
				+ = Reserved configuration pin, which is tri-stated during user mode.
				* = Reserved configuration pin, which drives out in user mode.
				PDn = Power Down pin. 
				@ = Special-purpose pin. 
				# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
				& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
				
				
				Device-Specific Information:                                    d:\p2s\div.rpt
				div
				
				** RESOURCE USAGE **
				
				                                                Shareable     External
				Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect
				
				A:     LC1 - LC16     0/16(  0%)   2/16( 12%)   0/16(  0%)   0/36(  0%) 
				B:    LC17 - LC32     3/16( 18%)   5/16( 31%)   0/16(  0%)   2/36(  5%) 
				
				
				Total dedicated input pins used:                 1/4      ( 25%)
				Total I/O pins used:                             7/32     ( 21%)
				Total logic cells used:                          3/32     (  9%)
				Total shareable expanders used:                  0/32     (  0%)
				Total Turbo logic cells used:                    3/32     (  9%)
				Total shareable expanders not available (n/a):   0/32     (  0%)
				Average fan-in:                                  3.00
				Total fan-in:                                     9
				
				Total input pins required:                       1
				Total fast input logic cells required:           0
				Total output pins required:                      3
				Total bidirectional pins required:               0
				Total reserved pins required                     4
				Total logic cells required:                      3
				Total flipflops required:                        3
				Total product terms required:                    3
				Total logic cells lending parallel expanders:    0
				Total shareable expanders in database:           0
				
				Synthesized logic cells:                         0/  32   (  0%)
				
				
				
				Device-Specific Information:                                    d:\p2s\div.rpt
				div
				
				** INPUTS **
				
				                                         Shareable
				                                         Expanders     Fan-In    Fan-Out
				 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
				  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk_input
				
				
				Code:
				
				s = Synthesized pin or logic cell
				t = Turbo logic cell
				+ = Synchronous flipflop
				/ = Slow slew-rate output
				! = NOT gate push-back
				r = Fitter-inserted logic cell
				G = Global Source. Fan-out destinations counted here do not include destinations
				that are driven using global routing resources. Refer to the Auto Global Signals,
				Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
				Sections of this Report File for information on which signals' fan-outs are used as
				Clock, Clear, Preset, Output Enable, and synchronous Load signals.
				
				
				Device-Specific Information:                                    d:\p2s\div.rpt
				div
				
				** OUTPUTS **
				
				                                         Shareable
				                                         Expanders     Fan-In    Fan-Out
				 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
				  40     18    B         FF   +  t        0      0   0    0    0    2    0  clk_2 (:7)
				  41     17    B         FF   +  t        0      0   0    0    1    1    0  clk_4 (:6)
				  39     19    B         FF   +  t        0      0   0    0    2    0    0  clk_8 (:5)
				
				
				Code:
				
				s = Synthesized pin or logic cell
				t = Turbo logic cell
				+ = Synchronous flipflop
				/ = Slow slew-rate output
				! = NOT gate push-back
				r = Fitter-inserted logic cell
				
				
				Device-Specific Information:                                    d:\p2s\div.rpt
				div
				
				** LOGIC CELL INTERCONNECTIONS **
				
				Logic Array Block 'B':
				
				               Logic cells placed in LAB 'B'
				        +----- LC18 clk_2
				        | +--- LC17 clk_4
				        | | +- LC19 clk_8
				        | | | 
				        | | |   Other LABs fed by signals
				        | | |   that feed LAB 'B'
				LC      | | | | A B |     Logic cells that feed LAB 'B':
				LC18 -> * * * | - * | 				LC17 -> - * * | - * | 				
				Pin
				43   -> - - - | - - | 				
				
				* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
				- = The logic cell or pin is not an input to the logic cell (or LAB).
				
				
				Device-Specific Information:                                    d:\p2s\div.rpt
				div
				
				** EQUATIONS **
				
				clk_input : INPUT;
				
				-- Node name is 'clk_2' = 'count0' 
				-- Equation name is 'clk_2', location is LC018, type is output.
				 clk_2   = TFFE( VCC, GLOBAL( clk_input),  VCC,  VCC,  VCC);
				
				-- Node name is 'clk_4' = 'count1' 
				-- Equation name is 'clk_4', location is LC017, type is output.
				 clk_4   = TFFE( clk_2, GLOBAL( clk_input),  VCC,  VCC,  VCC);
				
				-- Node name is 'clk_8' = 'count2' 
				-- Equation name is 'clk_8', location is LC019, type is output.
				 clk_8   = TFFE( _EQ001, GLOBAL( clk_input),  VCC,  VCC,  VCC);
				  _EQ001 =  clk_2 &  clk_4;
				
				
				
				--     Shareable expanders that are duplicated in multiple LABs:
				--     (none)
				
				
				
				
				Project Information                                             d:\p2s\div.rpt
				
				** COMPILATION SETTINGS & TIMES **
				
				Processing Menu Commands
				------------------------
				
				Design Doctor                             = off
				
				Logic Synthesis:
				
				   Synthesis Type Used                    = Standard
				
				   Default Synthesis Style                = NORMAL
				
				      Logic option settings in 'NORMAL' style for 'MAX7000S' family
				
				      DECOMPOSE_GATES                     = on
				      DUPLICATE_LOGIC_EXTRACTION          = on
				      MINIMIZATION                        = full
				      MULTI_LEVEL_FACTORING               = on
				      NOT_GATE_PUSH_BACK                  = on
				      PARALLEL_EXPANDERS                  = off
				      REDUCE_LOGIC                        = on
				      REFACTORIZATION                     = on
				      REGISTER_OPTIMIZATION               = on
				      RESYNTHESIZE_NETWORK                = on
				      SLOW_SLEW_RATE                      = off
				      SOFT_BUFFER_INSERTION               = on
				      SUBFACTOR_EXTRACTION                = on
				      TURBO_BIT                           = on
				      XOR_SYNTHESIS                       = on
				      IGNORE_SOFT_BUFFERS                 = off
				      USE_LPM_FOR_AHDL_OPERATORS          = off
				
				   Other logic synthesis settings:
				
				      Automatic Global Clock              = on
				      Automatic Global Clear              = on
				      Automatic Global Preset             = on
				      Automatic Global Output Enable      = on
				      Automatic Fast I/O                  = off
				      Automatic Register Packing          = off
				      Automatic Open-Drain Pins           = on
				      Automatic Implement in EAB          = off
				      One-Hot State Machine Encoding      = off
				      Optimize                            = 5
				
				Default Timing Specifications: None
				
				Cut All Bidir Feedback Timing Paths       = on
				Cut All Clear & Preset Timing Paths       = on
				
				Ignore Timing Assignments                 = off
				
				Functional SNF Extractor                  = off
				
				Linked SNF Extractor                      = off
				Timing SNF Extractor                      = on
				Optimize Timing SNF                       = off
				Generate AHDL TDO File                    = off
				Fitter Settings                           = NORMAL
				Smart Recompile                           = off
				Total Recompile                           = off
				
				Interfaces Menu Commands
				------------------------
				
				EDIF Netlist Writer                       = off
				Verilog Netlist Writer                    = off
				VHDL Netlist Writer                       = off
				
				Compilation Times
				-----------------
				
				   Compiler Netlist Extractor             00:00:00
				   Database Builder                       00:00:00
				   Logic Synthesizer                      00:00:00
				   Partitioner                            00:00:01
				   Fitter                                 00:00:00
				   Timing SNF Extractor                   00:00:00
				   Assembler                              00:00:00
				   --------------------------             --------
				   Total Time                             00:00:01
				
				
				Memory Allocated
				-----------------
				
				Peak memory allocated during compilation  = 4,406K
							

相关资源