div的verilog开发程序

源代码在线查看: div.sim.rpt

软件大小: 165 K
上传用户: fufuaihaitun
关键词: verilog div 程序
下载地址: 免注册下载 普通下载 VIP

相关代码

				Simulator report for div
				Fri Jun 15 16:32:01 2007
				Version 6.0 Build 178 04/27/2006 SJ Full Version
				
				
				---------------------
				; Table of Contents ;
				---------------------
				  1. Legal Notice
				  2. Simulator Summary
				  3. Simulator Settings
				  4. Simulation Waveforms
				  5. Coverage Summary
				  6. Complete 1/0-Value Coverage
				  7. Missing 1-Value Coverage
				  8. Missing 0-Value Coverage
				  9. Simulator INI Usage
				 10. Simulator Messages
				
				
				
				----------------
				; Legal Notice ;
				----------------
				Copyright (C) 1991-2006 Altera Corporation
				Your use of Altera Corporation's design tools, logic functions 
				and other software and tools, and its AMPP partner logic 
				functions, and any output files any of the foregoing 
				(including device programming or simulation files), and any 
				associated documentation or information are expressly subject 
				to the terms and conditions of the Altera Program License 
				Subscription Agreement, Altera MegaCore Function License 
				Agreement, or other applicable license agreement, including, 
				without limitation, that your use is for the sole purpose of 
				programming logic devices manufactured by Altera and sold by 
				Altera or its authorized distributors.  Please refer to the 
				applicable agreement for further details.
				
				
				
				+--------------------------------------------+
				; Simulator Summary                          ;
				+-----------------------------+--------------+
				; Type                        ; Value        ;
				+-----------------------------+--------------+
				; Simulation Start Time       ; 0 ps         ;
				; Simulation End Time         ; 1.0 us       ;
				; Simulation Netlist Size     ; 13 nodes     ;
				; Simulation Coverage         ;      66.67 % ;
				; Total Number of Transitions ; 239          ;
				; Simulation Breakpoints      ; 0            ;
				; Family                      ; Cyclone      ;
				; Device                      ; EP1C6Q240C8  ;
				+-----------------------------+--------------+
				
				
				+-------------------------------------------------------------------------------------------------------------------------+
				; Simulator Settings                                                                                                      ;
				+--------------------------------------------------------------------------------------------+------------+---------------+
				; Option                                                                                     ; Setting    ; Default Value ;
				+--------------------------------------------------------------------------------------------+------------+---------------+
				; Simulation mode                                                                            ; Timing     ; Timing        ;
				; Start time                                                                                 ; 0 ns       ; 0 ns          ;
				; Add pins automatically to simulation output waveforms                                      ; On         ; On            ;
				; Check outputs                                                                              ; Off        ; Off           ;
				; Report simulation coverage                                                                 ; On         ; On            ;
				; Display complete 1/0 value coverage report                                                 ; On         ; On            ;
				; Display missing 1-value coverage report                                                    ; On         ; On            ;
				; Display missing 0-value coverage report                                                    ; On         ; On            ;
				; Detect setup and hold time violations                                                      ; Off        ; Off           ;
				; Detect glitches                                                                            ; Off        ; Off           ;
				; Disable timing delays in Timing Simulation                                                 ; Off        ; Off           ;
				; Generate Signal Activity File                                                              ; Off        ; Off           ;
				; Group bus channels in simulation results                                                   ; Off        ; Off           ;
				; Preserve fewer signal transitions to reduce memory requirements                            ; On         ; On            ;
				; Trigger vector comparison with the specified mode                                          ; INPUT_EDGE ; INPUT_EDGE    ;
				; Disable setup and hold time violations detection in input registers of bi-directional pins ; Off        ; Off           ;
				; Overwrite Waveform Inputs With Simulation Outputs                                          ; Off        ;               ;
				; Glitch Filtering                                                                           ; Off        ; Off           ;
				+--------------------------------------------------------------------------------------------+------------+---------------+
				
				
				+----------------------+
				; Simulation Waveforms ;
				+----------------------+
				Waveform report data cannot be output to ASCII.
				Please use Quartus II to view the waveform report data.
				
				
				+--------------------------------------------------------------------+
				; Coverage Summary                                                   ;
				+-----------------------------------------------------+--------------+
				; Type                                                ; Value        ;
				+-----------------------------------------------------+--------------+
				; Total coverage as a percentage                      ;      66.67 % ;
				; Total nodes checked                                 ; 13           ;
				; Total output ports checked                          ; 12           ;
				; Total output ports with complete 1/0-value coverage ; 8            ;
				; Total output ports with no 1/0-value coverage       ; 4            ;
				; Total output ports with no 1-value coverage         ; 4            ;
				; Total output ports with no 0-value coverage         ; 4            ;
				+-----------------------------------------------------+--------------+
				
				
				The following table displays output ports that toggle between 1 and 0 during simulation.
				+------------------------------------------------------------------+
				; Complete 1/0-Value Coverage                                      ;
				+-----------------------+-----------------------+------------------+
				; Node Name             ; Output Port Name      ; Output Port Type ;
				+-----------------------+-----------------------+------------------+
				; |div|touch:inst4|a[3] ; |div|touch:inst4|a[3] ; regout           ;
				; |div|touch:inst4|a[2] ; |div|touch:inst4|a[2] ; regout           ;
				; |div|touch:inst4|a[0] ; |div|touch:inst4|a[0] ; regout           ;
				; |div|touch:inst4|a[1] ; |div|touch:inst4|a[1] ; regout           ;
				; |div|touch:inst4|q~63 ; |div|touch:inst4|q~63 ; combout          ;
				; |div|reset            ; |div|reset            ; combout          ;
				; |div|clk              ; |div|clk              ; combout          ;
				; |div|q                ; |div|q                ; padio            ;
				+-----------------------+-----------------------+------------------+
				
				
				The following table displays output ports that do not toggle to 1 during simulation.
				+--------------------------------------------------+
				; Missing 1-Value Coverage                         ;
				+------------+------------------+------------------+
				; Node Name  ; Output Port Name ; Output Port Type ;
				+------------+------------------+------------------+
				; |div|out2  ; |div|out2        ; padio            ;
				; |div|out4  ; |div|out4        ; padio            ;
				; |div|out8  ; |div|out8        ; padio            ;
				; |div|out16 ; |div|out16       ; padio            ;
				+------------+------------------+------------------+
				
				
				The following table displays output ports that do not toggle to 0 during simulation.
				+--------------------------------------------------+
				; Missing 0-Value Coverage                         ;
				+------------+------------------+------------------+
				; Node Name  ; Output Port Name ; Output Port Type ;
				+------------+------------------+------------------+
				; |div|out2  ; |div|out2        ; padio            ;
				; |div|out4  ; |div|out4        ; padio            ;
				; |div|out8  ; |div|out8        ; padio            ;
				; |div|out16 ; |div|out16       ; padio            ;
				+------------+------------------+------------------+
				
				
				+---------------------+
				; Simulator INI Usage ;
				+--------+------------+
				; Option ; Usage      ;
				+--------+------------+
				
				
				+--------------------+
				; Simulator Messages ;
				+--------------------+
				Info: *******************************************************************
				Info: Running Quartus II Simulator
				    Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
				    Info: Processing started: Fri Jun 15 16:32:00 2007
				Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off div -c div
				Warning: Ignored node in vector source file. Can't find corresponding node name "pin_name2" in design.
				Warning: Ignored node in vector source file. Can't find corresponding node name "pin_name3" in design.
				Warning: Ignored node in vector source file. Can't find corresponding node name "pin_name4" in design.
				Warning: Ignored node in vector source file. Can't find corresponding node name "pin_name5" in design.
				Info: Option to preserve fewer signal transitions to reduce memory requirements is enabled
				    Info: Simulation has been partitioned into sub-simulations according to the maximum transition count determined by the engine. Transitions from memory will be flushed out to disk at the end of each sub-simulation to reduce memory requirements.
				Info: Simulation partitioned into 1 sub-simulations
				Info: Simulation coverage is      66.67 %
				Info: Number of transitions in simulation is 239
				Info: Vector file div.sim.vwf is saved in VWF text format. You can compress it into CVWF format in order to reduce file size. For more details please refer to the Quartus II Help.
				Info: Quartus II Simulator was successful. 0 errors, 4 warnings
				    Info: Processing ended: Fri Jun 15 16:32:01 2007
				    Info: Elapsed time: 00:00:01
				
				
							

相关资源