Assembler report for F4
Tue Jun 13 17:00:43 2006
Version 5.1 Build 176 10/26/2005 SJ Web Edition
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Assembler Summary
3. Assembler Settings
4. Assembler Generated Files
5. Assembler Device Options: D:/altera/fpga+dsp/F4/F4.sof
6. Assembler Device Options: D:/altera/fpga+dsp/F4/F4.pof
7. Assembler Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+---------------------------------------------------------------+
; Assembler Summary ;
+-----------------------+---------------------------------------+
; Assembler Status ; Successful - Tue Jun 13 17:00:43 2006 ;
; Revision Name ; F4 ;
; Top-level Entity Name ; F4 ;
; Family ; Cyclone II ;
; Device ; EP2C5Q208C8 ;
+-----------------------+---------------------------------------+
+-----------------------------------------------------------------------------------------------------------+
; Assembler Settings ;
+--------------------------------------------------------------------------------+----------+---------------+
; Option ; Setting ; Default Value ;
+--------------------------------------------------------------------------------+----------+---------------+
; Use smart compilation ; Off ; Off ;
; Generate Serial Vector Format File (.svf) for Target Device ; Off ; Off ;
; Generate a JEDEC STAPL Format File (.jam) for Target Device ; Off ; Off ;
; Generate an uncompressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; Off ; Off ;
; Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; On ; On ;
; Generate compressed bitstreams ; On ; On ;
; Compression mode ; Off ; Off ;
; Clock source for configuration device ; Internal ; Internal ;
; Clock frequency of the configuration device ; 10 MHZ ; 10 MHz ;
; Divide clock frequency by ; 1 ; 1 ;
; JTAG user code for target device ; Ffffffff ; Ffffffff ;
; Configuration device ; Auto ; Auto ;
; JTAG user code for configuration device ; Ffffffff ; Ffffffff ;
; Configuration device auto user code ; Off ; Off ;
; Generate Tabular Text File (.ttf) For Target Device ; Off ; Off ;
; Generate Raw Binary File (.rbf) For Target Device ; Off ; Off ;
; Generate Hexadecimal (Intel-Format) Output File (.hexout) for Target Device ; Off ; Off ;
; Hexadecimal Output File start address ; 0 ; 0 ;
; Hexadecimal Output File count direction ; Up ; Up ;
; Release clears before tri-states ; Off ; Off ;
; Auto-restart configuration after error ; On ; On ;
; Always Enable Input Buffers ; Off ; Off ;
; Maintain Compatibility with All Cyclone II M4K Versions ; On ; On ;
+--------------------------------------------------------------------------------+----------+---------------+
+------------------------------+
; Assembler Generated Files ;
+------------------------------+
; File Name ;
+------------------------------+
; D:/altera/fpga+dsp/F4/F4.sof ;
; D:/altera/fpga+dsp/F4/F4.pof ;
+------------------------------+
+--------------------------------------------------------+
; Assembler Device Options: D:/altera/fpga+dsp/F4/F4.sof ;
+----------------+---------------------------------------+
; Option ; Setting ;
+----------------+---------------------------------------+
; Device ; EP2C5Q208C8 ;
; JTAG usercode ; 0xFFFFFFFF ;
; Checksum ; 0x000733E3 ;
+----------------+---------------------------------------+
+--------------------------------------------------------+
; Assembler Device Options: D:/altera/fpga+dsp/F4/F4.pof ;
+----------------+---------------------------------------+
; Option ; Setting ;
+----------------+---------------------------------------+
; Device ; EPCS4 ;
; JTAG usercode ; 0x00000000 ;
; Checksum ; 0x07530C14 ;
+----------------+---------------------------------------+
+--------------------+
; Assembler Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Assembler
Info: Version 5.1 Build 176 10/26/2005 SJ Web Edition
Info: Processing started: Tue Jun 13 17:00:39 2006
Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off F4 -c F4
Info: Writing out detailed assembly data for power analysis
Info: Quartus II Assembler was successful. 0 errors, 0 warnings
Info: Processing ended: Tue Jun 13 17:00:43 2006
Info: Elapsed time: 00:00:05