FPGA-CPLD_DesignTool,事例程序1-2

源代码在线查看: tut_tb.reg

软件大小: 384 K
上传用户: tiebob
关键词: FPGA-CPLD_DesignTool 程序
下载地址: 免注册下载 普通下载 VIP

相关代码

				|  J:\PROJECTS\ISE\SECTION2\STATECAD_DEMO\TUT_TB.REG 
				|  StateBench(tm) regression file created by 
				|  Xilinx's StateBench 1.01 
				|  Sat Oct 26 14:41:18 2002 
				
				
				restart
				constraint set
				time_scale ns
				time_active 50
				time_inactive 50
				time_setup 15
				time_check 20
				powerup_to 0
				constraint use
				radix decimal
				l cyc
				l di
				h RESET
				update
				sim 15
				|-----------------------
				| Clock: 0  Time: 15 ns
				sim 20
				checka ac 0
				checka cnt 1
				checka rc 1
				checka s 0
				sim 30
				sim 35
				h di
				l RESET
				update
				sim 15
				|-----------------------
				| Clock: 1  Time: 115 ns
				sim 20
				checka ac 0
				checka cnt 0
				checka rc 1
				checka s 0
				sim 30
				sim 35
				h cyc
				update
				sim 15
				|-----------------------
				| Clock: 2  Time: 215 ns
				sim 20
				checka ac 0
				checka cnt 0
				checka rc 0
				checka s 1
				sim 30
				sim 35
				l cyc
				l di
				update
				sim 15
				|-----------------------
				| Clock: 3  Time: 315 ns
				sim 20
				checka ac 0
				checka cnt 1
				checka rc 0
				checka s 2
				sim 30
				sim 35
				sim 15
				|-----------------------
				| Clock: 4  Time: 415 ns
				sim 20
				checka ac 0
				checka cnt 2
				checka rc 0
				checka s 4
				sim 30
				sim 35
				h cyc
				update
				sim 15
				|-----------------------
				| Clock: 5  Time: 515 ns
				sim 20
				checka ac 0
				checka cnt 3
				checka rc 0
				checka s 8
				sim 30
				sim 35
				sim 15
				|-----------------------
				| Clock: 6  Time: 615 ns
				sim 20
				checka ac 8
				checka cnt 0
				checka rc 0
				checka s 8
				sim 30
				sim 35
				sim 15
				|-----------------------
				| Clock: 7  Time: 715 ns
				sim 20
				checka ac 8
				checka cnt 1
				checka rc 0
				checka s 0
				sim 30
				sim 35
				l cyc
				update
				sim 15
				|-----------------------
				| Clock: 8  Time: 815 ns
				sim 20
				checka ac 8
				checka cnt 2
				checka rc 0
				checka s 0
				sim 30
				sim 35
				h di
				update
				sim 15
				|-----------------------
				| Clock: 9  Time: 915 ns
				sim 20
				checka ac 8
				checka cnt 3
				checka rc 0
				checka s 1
				sim 30
				sim 35
				h cyc
				l di
				update
				sim 15
				|-----------------------
				| Clock: 10  Time: 1015 ns
				sim 20
				checka ac 8
				checka cnt 0
				checka rc 0
				checka s 2
				sim 30
				sim 35
				sim 15
				|-----------------------
				| Clock: 11  Time: 1115 ns
				sim 20
				checka ac 10
				checka cnt 1
				checka rc 0
				checka s 2
				sim 30
				sim 35
				sim 15
				|-----------------------
				| Clock: 12  Time: 1215 ns
				sim 20
				checka ac 10
				checka cnt 2
				checka rc 1
				checka s 2
				sim 30
				sim 35
							

相关资源