设计与验证verilog hdl

源代码在线查看: spram.v

软件大小: 1828 K
上传用户: NJ_WK
关键词: verilog hdl
下载地址: 免注册下载 普通下载 VIP

相关代码

				// megafunction wizard: %RAM: 1-PORT%
				// GENERATION: STANDARD
				// VERSION: WM1.0
				// MODULE: altsyncram 
				
				// ============================================================
				// File Name: SPRAM.v
				// Megafunction Name(s):
				// 			altsyncram
				// ============================================================
				// ************************************************************
				// THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
				//
				// 5.1 Build 176 10/26/2005 SP 0.15 SJ Full Version
				// ************************************************************
				
				
				//Copyright (C) 1991-2005 Altera Corporation
				//Your use of Altera Corporation's design tools, logic functions 
				//and other software and tools, and its AMPP partner logic 
				//functions, and any output files any of the foregoing 
				//(including device programming or simulation files), and any 
				//associated documentation or information are expressly subject 
				//to the terms and conditions of the Altera Program License 
				//Subscription Agreement, Altera MegaCore Function License 
				//Agreement, or other applicable license agreement, including, 
				//without limitation, that your use is for the sole purpose of 
				//programming logic devices manufactured by Altera and sold by 
				//Altera or its authorized distributors.  Please refer to the 
				//applicable agreement for further details.
				
				
				// synopsys translate_off
				`timescale 1 ps / 1 ps
				// synopsys translate_on
				module SPRAM (
					address,
					clken,
					clock,
					data,
					wren,
					q);
				
					input	[4:0]  address;
					input	  clken;
					input	  clock;
					input	[7:0]  data;
					input	  wren;
					output	[7:0]  q;
				
					wire [7:0] sub_wire0;
					wire [7:0] q = sub_wire0[7:0];
				
					altsyncram	altsyncram_component (
								.clocken0 (clken),
								.wren_a (wren),
								.clock0 (clock),
								.address_a (address),
								.data_a (data),
								.q_a (sub_wire0),
								.aclr0 (1'b0),
								.aclr1 (1'b0),
								.q_b (),
								.clocken1 (1'b1),
								.data_b (1'b1),
								.rden_b (1'b1),
								.address_b (1'b1),
								.wren_b (1'b0),
								.byteena_b (1'b1),
								.addressstall_a (1'b0),
								.byteena_a (1'b1),
								.addressstall_b (1'b0),
								.clock1 (1'b1));
					defparam
						altsyncram_component.clock_enable_input_a = "NORMAL",
						altsyncram_component.clock_enable_output_a = "BYPASS",
						altsyncram_component.intended_device_family = "Stratix II",
						altsyncram_component.lpm_type = "altsyncram",
						altsyncram_component.numwords_a = 32,
						altsyncram_component.operation_mode = "SINGLE_PORT",
						altsyncram_component.outdata_aclr_a = "NONE",
						altsyncram_component.outdata_reg_a = "UNREGISTERED",
						altsyncram_component.power_up_uninitialized = "FALSE",
						altsyncram_component.ram_block_type = "M512",
						altsyncram_component.widthad_a = 5,
						altsyncram_component.width_a = 8,
						altsyncram_component.width_byteena_a = 1;
				
				
				endmodule
				
				// ============================================================
				// CNX file retrieval info
				// ============================================================
				// Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "0"
				// Retrieval info: PRIVATE: AclrAddr NUMERIC "0"
				// Retrieval info: PRIVATE: AclrByte NUMERIC "0"
				// Retrieval info: PRIVATE: AclrData NUMERIC "0"
				// Retrieval info: PRIVATE: AclrOutput NUMERIC "0"
				// Retrieval info: PRIVATE: BYTE_ENABLE NUMERIC "0"
				// Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8"
				// Retrieval info: PRIVATE: BlankMemory NUMERIC "1"
				// Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "1"
				// Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "1"
				// Retrieval info: PRIVATE: Clken NUMERIC "1"
				// Retrieval info: PRIVATE: DataBusSeparated NUMERIC "1"
				// Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "0"
				// Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A"
				// Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "0"
				// Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Stratix II"
				// Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "0"
				// Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
				// Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "0"
				// Retrieval info: PRIVATE: MIFfilename STRING ""
				// Retrieval info: PRIVATE: NUMWORDS_A NUMERIC "32"
				// Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "1"
				// Retrieval info: PRIVATE: RegAddr NUMERIC "1"
				// Retrieval info: PRIVATE: RegData NUMERIC "1"
				// Retrieval info: PRIVATE: RegOutput NUMERIC "0"
				// Retrieval info: PRIVATE: SingleClock NUMERIC "1"
				// Retrieval info: PRIVATE: UseDQRAM NUMERIC "1"
				// Retrieval info: PRIVATE: WRCONTROL_ACLR_A NUMERIC "0"
				// Retrieval info: PRIVATE: WidthAddr NUMERIC "5"
				// Retrieval info: PRIVATE: WidthData NUMERIC "8"
				// Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_A STRING "NORMAL"
				// Retrieval info: CONSTANT: CLOCK_ENABLE_OUTPUT_A STRING "BYPASS"
				// Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Stratix II"
				// Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram"
				// Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "32"
				// Retrieval info: CONSTANT: OPERATION_MODE STRING "SINGLE_PORT"
				// Retrieval info: CONSTANT: OUTDATA_ACLR_A STRING "NONE"
				// Retrieval info: CONSTANT: OUTDATA_REG_A STRING "UNREGISTERED"
				// Retrieval info: CONSTANT: POWER_UP_UNINITIALIZED STRING "FALSE"
				// Retrieval info: CONSTANT: RAM_BLOCK_TYPE STRING "M512"
				// Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "5"
				// Retrieval info: CONSTANT: WIDTH_A NUMERIC "8"
				// Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1"
				// Retrieval info: USED_PORT: address 0 0 5 0 INPUT NODEFVAL address[4..0]
				// Retrieval info: USED_PORT: clken 0 0 0 0 INPUT NODEFVAL clken
				// Retrieval info: USED_PORT: clock 0 0 0 0 INPUT NODEFVAL clock
				// Retrieval info: USED_PORT: data 0 0 8 0 INPUT NODEFVAL data[7..0]
				// Retrieval info: USED_PORT: q 0 0 8 0 OUTPUT NODEFVAL q[7..0]
				// Retrieval info: USED_PORT: wren 0 0 0 0 INPUT NODEFVAL wren
				// Retrieval info: CONNECT: @address_a 0 0 5 0 address 0 0 5 0
				// Retrieval info: CONNECT: q 0 0 8 0 @q_a 0 0 8 0
				// Retrieval info: CONNECT: @clock0 0 0 0 0 clock 0 0 0 0
				// Retrieval info: CONNECT: @clocken0 0 0 0 0 clken 0 0 0 0
				// Retrieval info: CONNECT: @data_a 0 0 8 0 data 0 0 8 0
				// Retrieval info: CONNECT: @wren_a 0 0 0 0 wren 0 0 0 0
				// Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
				// Retrieval info: GEN_FILE: TYPE_NORMAL SPRAM.v TRUE
				// Retrieval info: GEN_FILE: TYPE_NORMAL SPRAM.inc FALSE
				// Retrieval info: GEN_FILE: TYPE_NORMAL SPRAM.cmp TRUE
				// Retrieval info: GEN_FILE: TYPE_NORMAL SPRAM.bsf TRUE
				// Retrieval info: GEN_FILE: TYPE_NORMAL SPRAM_inst.v TRUE
				// Retrieval info: GEN_FILE: TYPE_NORMAL SPRAM_bb.v TRUE
				// Retrieval info: GEN_FILE: TYPE_NORMAL SPRAM_waveforms.html TRUE
				// Retrieval info: GEN_FILE: TYPE_NORMAL SPRAM_wave*.jpg FALSE
							

相关资源